# Digital Electronics and Microprocessor Systems (ELEC211)

Dave McIntosh and Valerio Selis

dmc@liv.ac.uk

v.selis@liv.ac.uk

Digital 5: CPLDs and FPGAs Shannon's expansion



## Outline

- Complex Programmable Logic Devices (CPLDs)
- Field Programmable Gate Arrays (FPGAs)
- Shannon's expansion

#### **Use VITAL!:**

- Stream lectures
- Handouts
- Notes and Q&A each week
- Discussion Board
- Exam resources

www.liv.ac.uk/vital



**Previous material** 

**MUX** ✓

PLA, PAL ✓

Flip-flops ✓

Karnaugh maps ✓

Course textbook – please borrow and use it!



INTERNATIONAL STUDENT EDITION



#### Complex Programmable Logic Devices (CPLD)



## Xilinx XCR3064XL



## Complex Programmable Logic Devices (CPLDs)



Each Function Block is a programmable AND-OR array, configured as a PLA.



## Complex Programmable Logic Devices (CPLDs)



#### Each Macrocell (MC) contains a:

- Flip-Flop and
- multiplexers

...that route signals from the function block to the Input/Output (I/O) block or to the interconnect array (IA)



#### Complex Programmable Logic Devices (CPLDs)



The IA selects signals from the Macrocell outputs or I/O blocks and connects them back to function block inputs.

Signal generated in one function block  $\rightarrow$  can input to any other function block The I/O blocks provide an interface between the bi-directional I/O pins and the interior



of the CPLD

## Clock enable (side-note)



#### Clock enable (CE):

- When CE=1, normal flip-flop operation on active edge
- When CE = 0, clock disabled, no state change (Q+=Q)





How is a signal (generated in the PLA) routed to an I/O pin via a macrocell?

Any of the 36 inputs from the IA can be connected to any of the 48 AND gates.







How is a signal generated in the PLA routed to an I/O pin via a macrocell?

Each OR gate can accept up to 48 product terms from the AND array.







How is a signal generated in the PLA routed to an I/O pin via a macrocell?

The first Mux can be programmed to select the output of the OR gate or its inverse.







How is a signal generated in the PLA routed to an I/O pin via a macrocell?

The second Mux can be programmed to select either the combinational output or the flip-flop output (Q).





36 inputs from IA



How is a signal generated in the PLA routed to an I/O pin via a macrocell?

- The tri-state buffer defines the I/O pin as input (buffer disabled) or output
- Sophisticated CAD software is available for fitting logic circuits into a CPLD





#### Field Programmable Gate Arrays (FPGA)

This material will take you through a Altera® DE1 Development and Education board (Figure 1). Featuring an Altera Cyclone® II 2C20 FPGA, the DE1 board is designed for university and college laboratory use. It is suitable for a wide range of exercises in courses on digital logic and computer organization, from simple tasks that illustrate fundamental concepts to advanced designs.



Figure 1 Altera DE1 Board

The following hardware is provided on the DE1 board:

- · Altera Cyclone II 2C20 FPGA device
- · Altera Serial Configuration device EPCS4
- USB Blaster (on board) for programming and user API control; both JTAG and Active Serial (AS) programming modes are supported
- 512-Kbyte SRAM
- 8-Mbyte SDRAM
- 4-Mbyte Flash memory



## Cyclone II 2C20 FPGA





## Field Programmable Gate Arrays (FPGA)

An FPGA is an IC that contains an array of identical logic cells.

The I/O blocks connect the Configurable Logic Blocks (CLBs) to IC pins

The I/O blocks, the CLBs and the interconnection between CLBs are programmable





## Simplified CLB (Configurable Logic Block)

This (simplified) CLB contains 2 function generators, 2 flip-flops, and multiplexers for routing signals within the CLB

The function generators are implemented as lookup tables (LUT).

A 4-input LUT is essentially a reprogrammable ROM with 16 1-bit words.

The CLB has two combinational outputs (X,Y) & two flip-flop outputs (XQ,YQ).

X and Y outputs & the flip-flop inputs are selected by the programmable Multiplexers (the control inputs are programmed when the FPGA is configured)





## Implementing a (LUT) function generator

0 or 1 in the squares represents the bits stored in the LUT. These bits enable particular minterms.

A function with only one minterm or with as many as 15 minterms requires a single function generator

e.g.



$$F = abcd \quad \text{or}$$

$$F = \overline{a}\overline{b}\overline{c}\overline{d} + \overline{a}b\overline{c}d + a\overline{b}\overline{c}d + \overline{a}bc\overline{d} + a\overline{b}c + abc + ab\overline{c} + \overline{a}\overline{b}cd$$



## Claude E. Shannon

C. Shannon, 1916 -2001, American mathematician & electronic engineer, known as the 'Father of Information Theory'.

Also, in 1937 he developed digital circuit design theory as an MSc student at MIT; described as "possibly the most important, & also the most famous, MSc of the century."





## Shannon's theorem

$$f(a,b,c,d) = c'd' + a'b'c + bcd + ac'$$
  
=  $a'f_0 + af_1$  (our goal)

Here's how we do it:







$$f = a'(c'd' + b'c + cd) + a(c' + bd)$$

## Example: Shannon's expansion (decomposition)

Decompose the following function into 2 functions, one for a and the other for a.

$$f(a,b,c,d) = a'c'd' + abd + bcd + b'cd' + acd'$$
$$= a'f_0 + af_1$$

## Method

$$f(a,b,c,d) = a'c'd' + abd + bcd + b'cd' + acd'$$
  
=  $a'(...) + a(...)$ 







## Answer

$$f(a,b,c,d) = a'c'd' + abd + bcd + b'cd' + acd'$$
$$= a'(c'd' + b'd' + bcd) + a(cd' + bd)$$

| $\searrow ab$  |               | 0.4 |                                             | 4.0 |  |
|----------------|---------------|-----|---------------------------------------------|-----|--|
| cd             | 00            | 01  | 11                                          | 10  |  |
| 00             | $\overline{}$ | 1   | 0                                           | 0   |  |
| 01             | 0             | 0   | $\left(\begin{array}{c} \end{array}\right)$ | 0   |  |
| 11             | 0             |     |                                             | 0   |  |
| 10             |               | 0   |                                             |     |  |
| $\overline{f}$ |               |     |                                             |     |  |





## Realization of 5-variable functions with Function Generators



■ Any 5-variable function can be realized using two 4-variable function generators and a 2-to-1 mux.

$$f(a,b,c,d,e) = a'f(0,b,c,d,e) + af(1,b,c,d,e)$$
$$= a'f_0 + af_1$$



## Example

Decompose the following function into 2 functions, one for a and the other for a.

$$f(a,b,c,d,e) = b'c'd' + a'be + b'cde' + ab'd' + bcde$$
  
=  $a'f_0 + af_1$ 

## **Answer**

$$f = (a + a')b'c'd' + a'be' + (a + a')cde' + ab'd' + (a + a')bcde$$

$$f(a,b,c,d,e) = b'c'd' + a'be + b'cde' + ab'd' + bcde$$

$$= a'(b'c'd' + be + b'cde') + a(b'd' + b'ce' + bcde)$$







# Realization of 6-variable functions with Function Generators

Any 6-variable function can be realized using four 4-variable function generators and three 2-to-1 mux.



$$g(a,b,c,d,e,f) = a'b'g(0,0,c,d,e,f) + a'bg(0,1,c,d,e,f) + ab'g(1,0,c,d,e,f) + abg(1,1,c,d,e,f)$$



## Summary and suggested reading

CPLDs (Section 9.7)

FPGAs (Section 9.8)

Shannon's expansion

Roth and Kinney Fundamentals of Logic Design



